2022 M.Sc. ## 4th Semester Examination ## **ELECTRONICS** ## PAPER-ELC-402 ## MICROPROCESSOR AND ITS APPLICATIONS Full Marks: 50 Time: 2 Hours The figures in the margin indicate full marks. Candidates are required to give their answers in their own words as far as practicable. Illustrate the answers wherever necessary. 1. Answer any four questions : 4×2 (a) What are the advantages of an assembly language in composison with high level language? (Turn Over) | (b) | The memory address of the last location 8 k byte memory chip is FFFFH. | | |-----|------------------------------------------------------------------------|---------| | | starting address. | 2 | | (c) | How many general purpose registers microprocessor? | in 8085 | (d) Explain the instruction RAR. 2 - (e) Calculate analog voltages corresponding to LSB and MSB for 12-bit A/D converter calibrated for 0 to 5 V range. - (f) Differentiate microprocessor and microcontroller. - 2. Answer any four questions: 4×4 - (a) Why address and date bus are multiplexed? Explain how they demultiplexed in 8085. 2+2 (b) Explain the I/O read machine cycle. instructions PUSH and POP. | 1 | | | | | | 10 | | |-----|----------|------|-------------|-------|---------|----------|-----| | (c) | Mention | the | similaritie | s and | differe | ences of | the | | ăii | instruct | ions | CALL | and | RET | with | the | (d) What is the difference between edge trigged and level triggered interrupts? (e) Explain Harvard architecture and von Neumann architecture. 2+2 (f) What is the function of 8086 instruction queue? 3. Answer any two questions: 2×8 (a) Define: Instruction cycle, Machine cycle and T-state. Calculate the delay count that must be loaded in the register C to obtain 1 ms delay between each count (use the clock frequency of the system 2 MHz). | Label | 8 | Mnemonics 80 | 85 T-states | |--------|--------|--------------|-------------| | 2. | e<br>e | MVI B, OOH | 7 | | NEXT: | *<br>* | DCR B | 4 | | | 10 | MVI C, COUNT | 7 | | DELAY: | 3 | DCR C | 4 | | | 26 | JNZ DELAY | 10/7 | | | N N | MOV A, B | 4 | | | | OUT PORT OIH | 10 | | | | JMP NEXT | 10 | | | | | | (b) Bring out the significance of control signals and status signals with reference to various operations of 8085 microprocessor. 4+4 - (c) Draw the architecture of 8051. Mention the features of it. 5+3 - (d) What is a pipelined architecture? How is it implemented in 8086 $\mu$ P? 4+4 [Internal Assessment - 10] 3+5