2018 **CBCS** 3rd Semester **PHYSICS** PAPER-C7T (Honours) Full Marks: 40 Time: 2 Hours The figures in the right-hand margin indicate full marks. Candidates are required to give their answers in their own words as far as practicable. Illustrate the answers wherever necessary. ## Digital Systems and Application ## Group-A 1. Answer any five quesitons: $5 \times 2$ - (a) Draw the circuit diagram using diobe logic of AND gate and explain. - (b) Find the simple circuit which will compare two 1-bit number A and B and output = 1 for A < B</p> 2 (c) Find the decimal equivalent of 101.1101. | | (d) | A burglar alarm should activate when two conditions given below are simultaneously satisfied: | ns | |--------------------------------------|-----|----------------------------------------------------------------------------------------------------------|---------| | | | (i) the main entrance door is open and | 83 | | * | | (ii) the bed room door and/or the kitchen door open. | is | | | | Write the truth table and Boolean expression for the construction of logic circuit to operate the alarm. | 3.5 | | | (e) | Design a 2 to 1 MUX using NAND gates only. | 2 | | | (f) | <u> </u> | 2 | | j | (g) | Define a register. Construct a 4 bit shift register using D-type flip-flops. (Block diagram only) | ng<br>2 | | ĺ | (h) | What is Race-around conditions in JK Flip-Flop? Ho can it be avoided? | w<br>2 | | Group—B | | | | | 2. | Ans | swer any four questions: 4x | 5 | | j | | Write down the Boolean function corresponding to the following standard sum of product notation: | ıe<br>⊣ | | | | $F(A, B, C) = \sum m(3,4,6,7)$ simplify the Boolea | ın | | | | function by using Karnaugh map and Boolea | ın | | | | algebra. 2+2÷ | 1 | | C/18/BSc/3rd Sem/PHSH/C7T (Continued | | | ed) | - (b) (i) What is multiplexer? Design a 4 to 1 multiplexer using basic gates. - (ii) Realize $Y = \overline{A}B + \overline{B}\overline{C} + ABC$ using a 4 to 1 multiplexer. - (c) (i) Explain the operations of half subtractor using the necessary truth table, Boolean expression and logic circuit. - (ii) How can be realised a 4 bit parallel binary adder/substractor? 2+3 - (d) What is decade counter? Explain with the help of the relevant circuit diagram and truth table, the operation of a BCD decade counter. 1+4 - (e) (i) What are the volatile and non-volatile memories in a microprocessor? - (ii) Find the base n if $7_n \times 8_n = 38_n$ - (iii) Two digital signals A = 0100110 and B = 0110011 are applied to the inputs of a 2 input EX-OR gate. Sketch the input and output signals. - (f) Draw the circuit diagram of a 4 bit register using D type flipflops and explain. Write down a table for readings of the shift register after each clock pulse by assuming data word 1011. 2+2+1 ## Group-C 3. Answer any one question : 1×10 (a) Draw the circuit diagram of an astable multivibrator using IC555 and explain its operation. Also draw the waveform at the output (PIN3) and across the capacitor (PIN 6) of the IC. Calculate the time period of the output waveform. If a Capacitor $C = 0.01 \mathrm{mF}$ is used in the above circuit, Find the ratio of $R_A$ and $R_B$ to have duty cycle 1/3. $[R_A \& R_B \text{ is used as usual notation}]$ 2+2+1+1+2+2 - (b) (i) How does sequential logic system differ from combinational logic system? - (ii) How is an R-S flip flop converted into J K flip flop? Give its truth table and explain how it is obtained? - (iii) How are the edge triggerered spikes generated? - (iv) In the J-K flip flop J = K = 1. A1 MH<sub>Z</sub> square wave is applied to its clock with $Q_0 = 0$ . What are the period and frequency of the output waveform? 2