### UG/3rd Sem/PHSH(H)/Pr/19

#### 2019

# UG 3rd Semester (Honours) Examination

#### **PHYSICS**

#### Paper - C7P

## (Digital System and Application Lab.)

#### [Practical]

Full Marks: 20 Time: 3 Hours

The figures in the margin indicate full marks. Candidates are required to give their answers in their own words as far as practicable.

Perform one Experiment.

1×15

- 1. Design a NOT circuit using a transistor and other components. Study its transfer characteristics.
  - (a) Theroy

5

- (b) Implementation of the circuit, recording of data and drawing of transfer characteristics curve. 8
- (c) Result and discussions.

2

Design AND, OR, EX-OR gates using IC 7400 and vcerify their truth tables.

[Turn Over]

|    | (a) | Theory                                                                                                        | 2+2+2          |
|----|-----|---------------------------------------------------------------------------------------------------------------|----------------|
|    | (b) | Implemention of the circuits and taking of                                                                    | iata.<br>2+2+2 |
|    | (c) | Result and discussions.                                                                                       | 3              |
| 3. |     | sign a 4 bit binary adder and check the rese set of data.                                                     | esult for<br>6 |
|    | (a) | Theory                                                                                                        | 6              |
|    | (b) | Implementaion of the circuit and recordata.                                                                   | rding of<br>7  |
|    | (c) | Result and discussions.                                                                                       |                |
| 4. | and | sign an adder subtractor circuit using full a<br>I check the result of addition and subtract<br>o set of data |                |
|    | (a) | Theory                                                                                                        | 6              |
|    | (b) | Implemention of the circuit and recordata.                                                                    | rding of<br>7  |
|    | (c) | Results and discussions.                                                                                      | 2              |
| 5. | Des | sign a R.S flip-flop using NAND gates.                                                                        |                |
|    | (a) | Theory                                                                                                        |                |
|    | (b) | Implementation of the circuit and reco                                                                        | ording of      |

(c) Results and discussions.

| 6. |     | sign a Master slave F-F using NAND gate I<br>I demonstrate the excitation table | CS<br>7 |
|----|-----|---------------------------------------------------------------------------------|---------|
|    | (a) | Theory                                                                          | 6       |
|    | (b) | Implementation of the circuit and recording data.                               | 7       |
|    | (c) | Results and discussions.                                                        | 2       |
| 7. |     | sign a 4 bit counter using J-K F-F ICS and stutiming diagram.                   | ıdy     |
|    | (a) | Theory                                                                          | 6       |
|    | (b) | Implementation of the circuit and recording data.                               | o:<br>7 |
|    | (c) | Result and discussions.                                                         | 2       |
| 8. |     | sign a 4 bit shift register PISO using D type/                                  | JK      |
|    | (a) | Theory                                                                          | 6       |
|    | (b) | Implementation of the circuit and recording data.                               | oi<br>7 |
|    | (c) | Results and discussions                                                         | 2       |
| 9. |     | sign a monostable multivibrator using 555 timer h ON times 30 sec and 50 Sec.   | IC      |
|    | (a) | Theory                                                                          | 6       |
|    |     |                                                                                 |         |

|     | (b) | Implementation of the circuit and recording data.                                         | of<br>7        |
|-----|-----|-------------------------------------------------------------------------------------------|----------------|
|     | (c) | Results and discussions                                                                   | 2              |
| 10. |     | ign an astable multivibrator of fequencey 10 KF in 2/3 rd. duty cycle using 555 timer IC. | <del>1</del> 3 |
|     | (a) | Theory                                                                                    | 6              |
|     | (b) | Implementation of the circuit and recording data.                                         | of<br>7        |
|     | (c) | Results and discussions                                                                   | 2              |
|     |     | Distribution of marks:                                                                    |                |
|     |     | LNB - 02                                                                                  |                |
|     |     | Viva-Voce - 03                                                                            |                |
|     |     | Experiment - 15                                                                           |                |
|     |     |                                                                                           |                |